27 Via Porto Grande, Rancho Palos Verdes, CA, 90275.

Ph. # 1-310-377-6029.

Fax # 1-310-377-9940.

# ASNT5150-PQD 17Gbps 2:1 Multiplexer

- High speed broadband 2:1 Multiplexer/Selector (MUX) gate.
- Exhibits low jitter and limited temperature variation over industrial temperature range.
- Ideal for use as a selector switch or as a high speed 2:1 MUX.
- Ideal for high speed proof-of-concept prototyping.
- Fully differential input and output buffers with on-chip  $50\Omega$  termination.
- CML output interface with 400mV single-ended swing.
- Single  $\pm 3.3V$  power supply.
- Power consumption: 315mW.
- Fabricated in SiGe for high performance, yield, and reliability.
- Standard MLF/QFN 16-pin package.



27 Via Porto Grande, Rancho Palos Verdes, CA, 90275.

Ph. # 1-310-377-6029.

Fax # 1-310-377-9940.

#### **DESCRIPTION**

The temperature stable and broadband ASNT5150-PQD SiGe IC can be utilized as either a selector switch or a high speed 2:1 multiplexer (MUX) and is intended for use in high-speed measurement / test equipment. When employed as a selector switch, ASNT5150-PQD can route one of its up to 17Gbps data inputs to its output while effectively blocking the other data input. Selection of a specific data input is achieved through appropriate external biasing of the selector signal inputs. As a 2:1 MUX, ASNT5150-PQD can receive up to 8.5Gbps input data signals and effectively multiplex them into a 17Gbps NRZ output data signal by using an input 8.5GHz clock signal on its selector signal inputs. The part's I/Os support the CML logic interface with on chip  $50\Omega$  termination and may be used differentially, AC/DC coupled, single-ended, or in any combination. It operates from a single  $\pm 3.3$ V power supply.

#### FUNCTIONAL BLOCK DIAGRAM



#### TERMINAL FUNCTIONS

| VCC  | 1,5,9,13  | PS     | Power Supply: 3.3V / 0V                         |
|------|-----------|--------|-------------------------------------------------|
| vee  | 4,8,12,16 | PS     | Power Supply: 0V / -3.3V                        |
| dbp  | 11        | Input  | Differential CML high-speed data signal inputs  |
| dbn  | 10        |        |                                                 |
| dap  | 14        | Input  | Differential CML high-speed data signal inputs  |
| dan  | 15        |        |                                                 |
| selp | 2         | Input  | Differential CML high-speed clock signal inputs |
| seln | 3         |        |                                                 |
| outp | 7         | Output | Differential CML high-speed data signal outputs |
| outn | 6         |        |                                                 |

Rev.: 4. February 2008.

ASNT5150-POD

27 Via Porto Grande, Rancho Palos Verdes, CA, 90275.

Ph. # 1-310-377-6029.

Fax # 1-310-377-9940.

### **ELECTRICAL CHARACTERISTICS**

| PARAMETER         | MIN     | TYP        | MAX     | UNIT | COMMENTS     |
|-------------------|---------|------------|---------|------|--------------|
| VEE               | -3.1    | 0.0 / -3.3 | -3.5    | V    | ±6%          |
| VCC               | 3.1     | 3.3 / 0.0  | 3.5     | V    | $\pm 6\%$    |
| IEE               |         | 95         |         | mA   |              |
| Power             |         | 315        |         | mW   |              |
| Junction Temp.    | -25     | 50         | 125     | °C   |              |
| Input Data (d)    |         |            |         |      |              |
| Data rate         | 0.0     |            | 17      | Gbps |              |
| CM Level          | Vcc-0.8 | Vcc-0.3    | Vcc+0.3 | V    |              |
| SE Swing          | 50      | 300        | 800     | mV   | Peak-to-peak |
| Input Clock (sel) |         |            |         |      |              |
| Frequency         | 0.0     |            | 10      | GHz  |              |
| CM Level          | Vcc-0.8 | Vcc-0.3    | Vcc+0.3 | V    |              |
| SE Swing          | 50      | 300        | 800     | mV   | Peak-to-peak |
| Duty Cycle        | 40%     | 50%        | 60%     |      |              |
| Output Data (out) |         |            |         |      |              |
| Data rate         | 0.0     |            | 17      | Gbps |              |
| CM Level          | Vcc-0.3 | Vcc-0.2    | Vcc-0.1 | V    |              |
| SE Swing pk-pk    | 380     | 400        | 420     | mV   | Peak-to-peak |
| Rise/Fall Times   | 15      | 17         | 19      | ps   | 20%-80%      |
| Additive Jitter   |         |            | <1      | ps   | Peak-to-peak |

## PACKAGE INFORMATION

The chip is packaged in a standard 16-pin QFN package. The package's mechanical information is available on the company's <u>website</u>.